RSTCTL Registers
270
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Reset Controller (RSTCTL)
3.3.16 RSTCTL_CSRESET_STAT Register (offset = 120h)
CS Reset Status Register
Figure 3-17. RSTCTL_CSRESET_STAT Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DCOR
_SHT
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r-(0)
Table 3-17. RSTCTL_CSRESET_STAT Register Description
Bit
Field
Type
Reset
Description
31-1
Reserved
R
0h
Reserved. Always reads 0h.
0
DCOR_SHT
R
0h
Indicates if POR was caused by DCO short circuit fault in the external resistor
mode
3.3.17 RSTCTL_CSRESET_CLR Register (offset = 124h)
CS Reset Status Clear Register
Figure 3-18. RSTCTL_CSRESET_CLR Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CLR
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
w
Table 3-18. RSTCTL_CSRESET_CLR Register Description
Bit
Field
Type
Reset
Description
31-1
Reserved
R
0h
Reserved. Always reads 0h.
0
CLR
W
0h
Write 1 clears the DCOR_SHT Flag in RSTCTL_CSRESET_STAT as well as
DCOR_SHTIFG flag in CSIFG register of clock system