SYSCTL_A Registers
356
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
System Controller A (SYSCTL_A)
5.11.14 SYS_SRAM_BANKEN_CTL2 Register (offset = 0058h)
SRAM Bank Enable Control Register 2
Number of bits that can be set to 1 will be controlled by the value in the SYS_SRAM_NUMBANK register.
NOTE:
This register will be implemented only in devices which have greater than 64 banks as per
the SYS_SRAM_NUMBANKS register.
Figure 5-23. SYS_SRAM_BANKEN_CTL2 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BNK95
_EN
BNK94
_EN
BNK93
_EN
BNK92
_EN
BNK91
_EN
BNK90
_EN
BNK89
_EN
BNK88
_EN
BNK87
_EN
BNK86
_EN
BNK85
_EN
BNK84
_EN
BNK83
_EN
BNK82
_EN
BNK81
_EN
BNK80
_EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BNK79
_EN
BNK78
_EN
BNK77
_EN
BNK76
_EN
BNK75
_EN
BNK74
_EN
BNK73
_EN
BNK72
_EN
BNK71
_EN
BNK70
_EN
BNK69
_EN
BNK68
_EN
BNK67
_EN
BNK66
_EN
BNK65
_EN
BNK64
_EN
rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1> rw-<1>
(1)
Writes to this bit are allowed ONLY when the BNK_RDY bit in SYS_SRAM_STAT is set to 1. If the bit is 0, it indicates that the SRAM
banks are not ready, and writes to this bit are ignored.
Table 5-26. SYS_SRAM_BANKEN_CTL2 Register Description
Bit
Field
Type
Reset
Description
31
BNK95_EN
(1)
RW
1h
0b = Disables Bank95 of the SRAM
1b = Enables Bank95 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
30
BNK94_EN
(1)
RW
1h
0b = Disables Bank94 of the SRAM
1b = Enables Bank94 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
29
BNK93_EN
(1)
RW
1h
0b = Disables Bank93 of the SRAM
1b = Enables Bank93 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
28
BNK92_EN
(1)
RW
1h
0b = Disables Bank92 of the SRAM
1b = Enables Bank92 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
27
BNK91_EN
(1)
RW
1h
0b = Disables Bank91 of the SRAM
1b = Enables Bank91 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
26
BNK90_EN
(1)
RW
1h
0b = Disables Bank90 of the SRAM
1b = Enables Bank90 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
25
BNK89_EN
(1)
RW
1h
0b = Disables Bank89 of the SRAM
1b = Enables Bank89 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.
24
BNK88_EN
(1)
RW
1h
0b = Disables Bank88 of the SRAM
1b = Enables Bank88 of the SRAM
When set to 1, bank enable bits for all banks below this bank are set to 1 as
well.