ADC14 Registers
864
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Precision ADC
Table 22-6. ADC14CTL1 Register Description (continued)
Bit
Field
Type
Reset
Description
5-4
ADC14RES
RW
3h
ADC14 resolution. This bit defines the conversion result resolution.
Can be modified only when ADC14ENC = 0.
00b = 8 bit (9 clock cycle conversion time)
01b = 10 bit (11 clock cycle conversion time)
10b = 12 bit (14 clock cycle conversion time)
11b = 14 bit (16 clock cycle conversion time)
3
ADC14DF
RW
0h
ADC14 data read-back format. Data is always stored in the binary unsigned
format.
0b = Binary unsigned. Theoretically, for ADC14DIF = 0 and 14-bit mode, the
analog input voltage - V
(REF)
results in 0000h, and the analog input
v V
(REF)
results in 3FFFh.
1b = Signed binary (2s complement), left aligned. Theoretically, for ADC14DIF =
0 and 14-bit mode, the analog input voltage - V
(REF)
results in 8000h, and the
analog input v V
(REF)
results in 7FFCh.
2
ADC14REFBURST
RW
0h
ADC reference buffer burst.
Can be modified only when ADC14ENC = 0.
0b = ADC reference buffer on continuously
1b = ADC reference buffer on only during sample-and-conversion
1-0
ADC14PWRMD
RW
0h
ADC power modes.
Can be modified only when ADC14ENC = 0.
00b = Regular-power mode for use with any resolution setting. Sample rate can
be up to 1 Msps.
01b = Reserved
10b = Low-power mode for 12-bit, 10-bit, and 8-bit resolution settings. Sample
rate must not exceed 200 ksps.
11b = Reserved