ADC14 Registers
876
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Precision ADC
22.3.11 ADC14IFGR0 Register (offset = 144h) [reset = 00000000h]
ADC14 Interrupt Flag 0 Register
Figure 22-23. ADC14IFGR0 Register
31
30
29
28
27
26
25
24
ADC14IFG31
ADC14IFG30
ADC14IFG29
ADC14IFG28
ADC14IFG27
ADC14IFG26
ADC14IFG25
ADC14IFG24
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
ADC14IFG23
ADC14IFG22
ADC14IFG21
ADC14IFG20
ADC14IFG19
ADC14IFG18
ADC14IFG17
ADC14IFG16
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
ADC14IFG15
ADC14IFG14
ADC14IFG13
ADC14IFG12
ADC14IFG11
ADC14IFG10
ADC14IFG9
ADC14IFG8
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
ADC14IFG7
ADC14IFG6
ADC14IFG5
ADC14IFG4
ADC14IFG3
ADC14IFG2
ADC14IFG1
ADC14IFG0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
Table 22-15. ADC14IFGR0 Register Description
Bit
Field
Type
Reset
Description
31
ADC14IFG31
R
0h
ADC14MEM31 interrupt flag. This bit is set to 1 when ADC14MEM31 is loaded
with a conversion result. This bit is reset to 0 when the ADC14MEM31 register is
read, or when the corresponding bit in the ADC14CLRIFGR0 register is set to 1.
0b = No interrupt pending
1b = Interrupt pending
30
ADC14IFG30
R
0h
ADC14MEM30 interrupt flag. This bit is set to 1 when ADC14MEM30 is loaded
with a conversion result. This bit is reset to 0 when the ADC14MEM30 register is
read, or when the corresponding bit in the ADC14CLRIFGR0 register is set to 1.
0b = No interrupt pending
1b = Interrupt pending
29
ADC14IFG29
R
0h
ADC14MEM29 interrupt flag. This bit is set to 1 when ADC14MEM29 is loaded
with a conversion result. This bit is reset to 0 when the ADC14MEM29 register is
read, or when the corresponding bit in the ADC14CLRIFGR0 register is set to 1.
0b = No interrupt pending
1b = Interrupt pending
28
ADC14IFG28
R
0h
ADC14MEM28 interrupt flag. This bit is set to 1 when ADC14MEM28 is loaded
with a conversion result. This bit is reset to 0 when the ADC14MEM28 register is
read, or when the corresponding bit in the ADC14CLRIFGR0 register is set to 1.
0b = No interrupt pending
1b = Interrupt pending
27
ADC14IFG27
R
0h
ADC14MEM27 interrupt flag. This bit is set to 1 when ADC14MEM27 is loaded
with a conversion result. This bit is reset to 0 when the ADC14MEM27 register is
read, or when the corresponding bit in the ADC14CLRIFGR0 register is set to 1.
0b = No interrupt pending
1b = Interrupt pending
26
ADC14IFG26
R
0h
ADC14MEM26 interrupt flag. This bit is set to 1 when ADC14MEM26 is loaded
with a conversion result. This bit is reset to 0 when the ADC14MEM26 register is
read, or when the corresponding bit in the ADC14CLRIFGR0 register is set to 1.
0b = No interrupt pending
1b = Interrupt pending
25
ADC14IFG25
R
0h
ADC14MEM25 interrupt flag. This bit is set to 1 when ADC14MEM25 is loaded
with a conversion result. This bit is reset to 0 when the ADC14MEM25 register is
read, or when the corresponding bit in the ADC14CLRIFGR0 register is set to 1.
0b = No interrupt pending
1b = Interrupt pending