Functional Peripherals Registers
125
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.19 IPR8 Register (Offset = 420h) [reset = 00000000h]
IPR8 is shown in
and described in
Irq 32 to 35 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-38. IPR8 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_35
RESERVED
PRI_34
RESERVED
PRI_33
RESERVED
PRI_32
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-44. IPR8 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_35
R/W
0h
Priority of interrupt 35
24-28
RESERVED
R
0h
23-21
PRI_34
R/W
0h
Priority of interrupt 34
16-20
RESERVED
R
0h
15-13
PRI_33
R/W
0h
Priority of interrupt 33
8-12
RESERVED
R
0h
7-5
PRI_32
R/W
0h
Priority of interrupt 32
0-4
RESERVED
R
0h
2.4.3.20 IPR9 Register (Offset = 424h) [reset = 00000000h]
IPR9 is shown in
and described in
Irq 36 to 39 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-39. IPR9 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_39
RESERVED
PRI_38
RESERVED
PRI_37
RESERVED
PRI_36
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-45. IPR9 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_39
R/W
0h
Priority of interrupt 39
24-28
RESERVED
R
0h
23-21
PRI_38
R/W
0h
Priority of interrupt 38
16-20
RESERVED
R
0h
15-13
PRI_37
R/W
0h
Priority of interrupt 37
8-12
RESERVED
R
0h
7-5
PRI_36
R/W
0h
Priority of interrupt 36
0-4
RESERVED
R
0h