DMA Registers
662
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
DMA
11.3.12 DMA_ALTBASE Register (offset = 100Ch) [reset = 0h]
DMA Channel Alternate Control Data Base Pointer Register. The Channel alternate control data base
pointer register returns the base address of the alternate data structure. You cannot read this register
when the controller is in the reset state.
This register removes the necessity for application software to calculate the base address of the alternate
data structure.
Figure 11-22. DMA_ALTBASE Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
r
Table 11-26. DMA_ALTBASE Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ADDR
R
X
Base address of the alternate data structure