CS Registers
397
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Clock System (CS)
Table 6-5. CSCTL1 Register Description (continued)
Bit
Field
Type
Reset
Description
18-16
DIVM
RW
0h
MCLK source divider.
000b = f(MCLK)/1
001b = f(MCLK)/2
010b = f(MCLK)/4
011b = f(MCLK)/8
100b = f(MCLK)/16
101b = f(MCLK)/32
110b = f(MCLK)/64
111b = f(MCLK)/128
15-13
Reserved
R
0h
Reserved. Always reads as 0.
12
SELB
RW
0h
Selects the BCLK source.
0b = LFXTCLK
1b = REFOCLK
11
Reserved
R
0h
Reserved. Always reads as 0.
10-8
SELA
RW
0h
Selects the ACLK source.
000b = LFXTCLK
001b = VLOCLK
010b = REFOCLK
011b-111b = Reserved for future use. Defaults to REFOCLK. Not recommended
for use to ensure future compatibilities.
7
Reserved
R
0h
Reserved. Always reads as 0.
6-4
SELS
RW
3h
Selects the SMCLK and HSMCLK source.
000b = LFXTCLK
001b = VLOCLK
010b = REFOCLK
011b = DCOCLK
100b = MODOSC
101b = HFXTCLK
110b-111b = Reserved for future use. Defaults to DCOCLK. Not recommended
for use to ensure future compatibilities.
3
Reserved
R
0h
Reserved. Always reads as 0.
2-0
SELM
RW
3h
Selects the MCLK source.
000b = LFXTCLK
001b = VLOCLK
010b = REFOCLK
011b = DCOCLK
100b = MODOSC
101b = HFXTCLK
110b-111b = Reserved for future use. Defaults to DCOCLK. Not recommended
for use to ensure future compatibilities.