Functional Peripherals Registers
124
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.17 IPR6 Register (Offset = 418h) [reset = 00000000h]
IPR6 is shown in
and described in
Irq 24 to 27 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-36. IPR6 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_27
RESERVED
PRI_26
RESERVED
PRI_25
RESERVED
PRI_24
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-42. IPR6 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_27
R/W
0h
Priority of interrupt 27
24-28
RESERVED
R
0h
23-21
PRI_26
R/W
0h
Priority of interrupt 26
16-20
RESERVED
R
0h
15-13
PRI_25
R/W
0h
Priority of interrupt 25
8-12
RESERVED
R
0h
7-5
PRI_24
R/W
0h
Priority of interrupt 24
0-4
RESERVED
R
0h
2.4.3.18 IPR7 Register (Offset = 41Ch) [reset = 00000000h]
IPR7 is shown in
and described in
Irq 28 to 31 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-37. IPR7 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_31
RESERVED
PRI_30
RESERVED
PRI_29
RESERVED
PRI_28
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-43. IPR7 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_31
R/W
0h
Priority of interrupt 31
24-28
RESERVED
R
0h
23-21
PRI_30
R/W
0h
Priority of interrupt 30
16-20
RESERVED
R
0h
15-13
PRI_29
R/W
0h
Priority of interrupt 29
8-12
RESERVED
R
0h
7-5
PRI_28
R/W
0h
Priority of interrupt 28
0-4
RESERVED
R
0h