ADC14 Registers
880
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Precision ADC
22.3.12 ADC14IFGR1 Register (offset = 148h) [reset = 00000000h]
ADC14 Interrupt Flag 1 Register
Figure 22-24. ADC14IFGR1 Register
31
30
29
28
27
26
25
24
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
23
22
21
20
19
18
17
16
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
Reserved
ADC14RDYIFG ADC14TOVIFG
ADC14OVIFG
ADC14HIIFG
ADC14LOIFG
ADC14INIFG
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
Table 22-16. ADC14IFGR1 Register Description
Bit
Field
Type
Reset
Description
31-7
Reserved
R
0h
Reserved. Always reads as 0.
6
ADC14RDYIFG
R
0h
ADC14 local buffered reference ready interrupt flag. This bit is reset to 0 by IV
register read or when corresponding bit in ADC14CLRIFGR1 is set to 1.
0b = No interrupt pending
1b = Interrupt pending
5
ADC14TOVIFG
R
0h
ADC14 conversion time overflow interrupt flag. This bit is reset to 0 by IV register
read or when corresponding bit in ADC14CLRIFGR1 is set to 1.
0b = No interrupt pending
1b = Interrupt pending
4
ADC14OVIFG
R
0h
ADC14MEMx overflow interrupt flag. This bit is reset to 0 by IV register read or
when corresponding bit in ADC14CLRIFGR1 is set to 1.
0b = No interrupt pending
1b = Interrupt pending
3
ADC14HIIFG
R
0h
Interrupt flag for exceeding the upper limit interrupt of the window comparator for
ADC14MEMx result register. This bit is reset to 0 by IV register read or when
corresponding bit in ADC14CLRIFGR1 is set to 1.
0b = No interrupt pending
1b = Interrupt pending
2
ADC14LOIFG
R
0h
Interrupt flag for falling short of the lower limit interrupt of the window comparator
for the ADC14MEMx result register. This bit is reset to 0 by IV register read or
when corresponding bit in ADC14CLRIFGR1 is set to 1.
0b = No interrupt pending
1b = Interrupt pending
1
ADC14INIFG
R
0h
Interrupt flag for the ADC14MEMx result register being greater than the
ADC14LO threshold and below the ADC14HI threshold interrupt. This bit is reset
to 0 by IV register read or when corresponding bit in ADC14CLRIFGR1 is set to
1.
0b = No interrupt pending
1b = Interrupt pending
0
Reserved
R
0h
Reserved. Always reads as 0.