PMAP Registers
707
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Port Mapping Controller (PMAP)
13.3.4 P2MAP0 to P2MAP7 Register (offset = 10h to 17h) [reset = X]
Port Mapping Register, P2.x (x = 0 to 7)
(1)
If not all bits are required to decode all provided functions, the unused bits are r-0.
Figure 13-4. P2MAP0 to P2MAP7 Register
7
6
5
4
3
2
1
0
PMAPx
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
Table 13-6. P2MAP0 to P2MAP7 Register Description
Bit
Field
Type
Reset
Description
7-0
PMAPx
RW
X
Selects secondary port function for P2.x. Settings and reset value are device-
dependent; see the device-specific data sheet.
13.3.5 P3MAP0 to P3MAP7 Register (offset = 18h to 1Fh) [reset = X]
Port Mapping Register, P3.x (x = 0 to 7)
(1)
If not all bits are required to decode all provided functions, the unused bits are r-0.
Figure 13-5. P3MAP0 to P3MAP7 Register
7
6
5
4
3
2
1
0
PMAPx
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
Table 13-7. P3MAP0 to P3MAP7 Register Description
Bit
Field
Type
Reset
Description
7-0
PMAPx
RW
X
Selects secondary port function for P3.x. Settings and reset value are device-
dependent; see the device-specific data sheet.
13.3.6 P4MAP0 to P4MAP7 Register (offset = 20h to 27h) [reset = X]
Port Mapping Register, P4.x (x = 0 to 7)
(1)
If not all bits are required to decode all provided functions, the unused bits are r-0.
Figure 13-6. P4MAP0 to P4MAP7 Register
7
6
5
4
3
2
1
0
PMAPx
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
Table 13-8. P4MAP0 to P4MAP7 Register Description
Bit
Field
Type
Reset
Description
7-0
PMAPx
RW
X
Selects secondary port function for P4.x. Settings and reset value are device-
dependent; see the device-specific data sheet.
13.3.7 P5MAP0 to P5MAP7 Register (offset = 28h to 2Fh) [reset = X]
Port Mapping Register, P5.x (x = 0 to 7)
(1)
If not all bits are required to decode all provided functions, the unused bits are r-0.
Figure 13-7. P5MAP0 to P5MAP7 Register
7
6
5
4
3
2
1
0
PMAPx
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)
rw
(1)