Revision History
1052
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Revision History
Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from December 16, 2017 to June 21, 2019
......................................................................................................
Page
•
Changed all interrupt priority registers to show only the 3 bits that are used for each field and updated the description of
each register to match; includes
IPR0 Register
through
IPR15 Register
.............
•
Updated the first paragrah of
,
IP Protection Through Secure Memory Zones
................................
•
Updated the first paragraph of
,
Execution of IP Protected Secure Zone code
..............................
•
Updated the first paragraph in
,
IP Protection Through Secure Memory Zones
...............................
•
Updated the first paragraph of
,
Execution of IP Protected Secure Zone code
..............................
•
Corrected the polynomial at the end of the first paragraph in
Cyclic Redundancy Check (CRC32) Module
Introduction
(changed x
15
to x
16
)
......................................................................................................
•
Corrected the size of the memory buffer registers and memory control registers in
,
Precision ADC Block
Diagram
..................................................................................................................................
•
Added shading to indicate modification is allowed only when ADC14ENC = 0 on ADC14RES, ADC14REFBURST, and
ADC14PWRMD bits in
ADC14CTL1 Register
.....................................................................
•
Corrected offset in title of
,
ADC14MEM0 to ADC14MEM31 Register (offset = 098h to 114h) [reset =
Undefined]
, to match offset in
,
ADC14 Registers
....................................................................