Functional Peripherals Registers
128
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.3.25 IPR14 Register (Offset = 438h) [reset = 00000000h]
IPR14 is shown in
and described in
.
Irq 56 to 59 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-44. IPR14 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_59
RESERVED
PRI_58
RESERVED
PRI_57
RESERVED
PRI_56
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-50. IPR14 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_59
R/W
0h
Priority of interrupt 59
24-28
RESERVED
R
0h
23-21
PRI_58
R/W
0h
Priority of interrupt 58
16-20
RESERVED
R
0h
15-13
PRI_57
R/W
0h
Priority of interrupt 57
8-12
RESERVED
R
0h
7-5
PRI_56
R/W
0h
Priority of interrupt 56
0-4
RESERVED
R
0h
2.4.3.26 IPR15 Register (Offset = 43Ch) [reset = 00000000h]
IPR15 is shown in
and described in
.
Irq 60 to 63 Priority register. Use the interrupt priority registers to assign a priority from 0 to 7 to each of
the available interrupts. 0 is the highest priority, and 7 is the lowest priority.
Figure 2-45. IPR15 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
PRI_63
RESERVED
PRI_62
RESERVED
PRI_61
RESERVED
PRI_60
RESERVED
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
R/W-0h
R-0h
Table 2-51. IPR15 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-29
PRI_63
R/W
0h
Priority of interrupt 63
24-28
RESERVED
R
0h
23-21
PRI_62
R/W
0h
Priority of interrupt 62
16-20
RESERVED
R
0h
15-13
PRI_61
R/W
0h
Priority of interrupt 61
8-12
RESERVED
R
0h
7-5
PRI_60
R/W
0h
Priority of interrupt 60
0-4
RESERVED
R
0h