FLCTL_A Registers
567
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller A (FLCTL_A)
10.4.29 FLCTL_ERASE_SECTADDR Register (offset = 00A4h)
Flash Erase Sector Address Register
Figure 10-35. FLCTL_ERASE_SECTADDR Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SECT_ADDRESS
r
r
r
r
r
r
r
r
r
r
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SECT_ADDRESS
rw-0
rw-0
rw-0
rw-0
r
r
r
r
r
r
r
r
r
r
r
r
(1)
Start Address is set as max of 4MB for future enhancement purposes. To know actual amount of Flash memory available, refer to the
device datasheet
(2)
This bit field is writable
ONLY
when status (17:16) of the FLCTL_ERASE_CTLSTAT shows the Idle state. In all other cases, the bits will
remain locked so as to not disrupt an operation that is in progress.
Table 10-41. FLCTL_ERASE_SECTADDR Register Description
Bit
Field
Type
Reset
Description
31-22
Reserved
R
0h
Reserved. Reads return 0h
21-0
SECT_ADDRESS
(1) (2)
RW
0h
Address of Sector being Erased. Offset from 0h, with 0h as start address of the
type of memory region selected
If memory type is set to Information/Main memory, Bits 11-0 are always 0 (forced
sector boundary of 4KB)