eUSCI_B SPI Registers
954
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Enhanced Universal Serial Communication Interface (eUSCI) – SPI Mode
25.5.4 UCBxRXBUF Register
eUSCI_Bx Receive Buffer Register
Figure 25-16. UCBxRXBUF Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
UCRXBUFx
rw
rw
rw
rw
rw
rw
rw
rw
Table 25-15. UCBxRXBUF Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved
7-0
UCRXBUFx
R
0h
The receive-data buffer is user accessible and contains the last received
character from the receive shift register. Reading UCxRXBUF resets the receive-
error bits and UCRXIFG. In 7-bit data mode, UCxRXBUF is LSB justified and the
MSB is always reset.
25.5.5 UCBxTXBUF Register
eUSCI_Bx Transmit Buffer Register
Figure 25-17. UCBxTXBUF Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
UCTXBUFx
rw
rw
rw
rw
rw
rw
rw
rw
Table 25-16. UCBxTXBUF Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved
7-0
UCTXBUFx
RW
0h
The transmit data buffer is user accessible and holds the data waiting to be
moved into the transmit shift register and transmitted. Writing to the transmit data
buffer clears UCTXIFG. The MSB of UCxTXBUF is not used for 7-bit data and is
reset.