RTC_C Registers
819
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Real-Time Clock (RTC_C)
20.3.5 RTCOCAL Register
Real-Time Clock Offset Calibration Register
(1)
These bits are reset when the backup domain sees a hard reset and the LOCKBKUP bit is 0.
Figure 20-7. RTCOCAL Register
15
14
13
12
11
10
9
8
RTCOCALS
(1)
Reserved
rw-0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
RTCOCALx
(1)
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 20-6. RTCOCAL Register Description
Bit
Field
Type
Reset
Description
15
RTCOCALS
RW
0h
Real-time clock offset error calibration sign. This bit decides the sign of offset
error calibration.
0b = Down calibration. Frequency adjusted down.
1b = Up calibration. Frequency adjusted up.
14-8
Reserved
R
0h
Reserved. Always reads as 0.
7-0
RTCOCALx
RW
0h
Real-time clock offset error calibration. Each LSB represents approxi1-
ppm (RTCOCALS = 1) or –1-ppm (RTCOCALS = 0) adjustment in frequency.
Maximum effective calibration value is ±240 ppm. Values written above ±240
ppm are ignored by hardware.