Section 2 CPU
Rev. 2.00 Mar 09, 2006 page 34 of 906
REJ09B0292-0200
Figure 2.2 shows the control registers. Table 2.1 indicates the SR register bits.
S T
I3 I2 I1 I0 RF1 RF0
Q
M
DMX
DMY
0000
0000
RC
31 28 27
16 15 12 11
10
9 8 7
4
3
2
1 0
Status register (SR)
Repeat start register (RS)
Repeat end register (RE)
Global base register (GBR)
Vector base register (VBR)
Modulo register (MOD)
ME: Modulo end address
MS: Modulo start address
31
31
31
31
31
0
0
0
0
0
16 15
RS
RE
GBR
VBR
ME
MS
Figure 2.2 Control Register Configuration
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...