Section 14 Serial Communication Interface with FIFO (SCIF)
Rev. 2.00 Mar 09, 2006 page 559 of 906
REJ09B0292-0200
14.1.2
Block Diagrams
A block diagram of the SCIF is shown in figure 14.1, and a diagram of the IrDA block in figure
14.2.
Module data bus
SCFRDR
(16-stage)
SCFTDR
(16-stage)
SCRSR
RxD
TxD
SCK
SCTSR
SCFDR
SCFCR
SC1SSR
SC2SSR
SCSCR
SCSMR
SCFER
SCIMR
SCBRR
Parity generation
Parity check
Transmission/
reception control
Baud rate
generator
Clock
External clock
P
φ
P
φ
/4
P
φ
/16
P
φ
/64
BRI
IrDA/SCI switchover (to IrDA block)
TxI
RxI
ERI
SCIF
Legend
SCRSR:
Receive shift register
SCFRDR: Receive FIFO data register
SCTSR:
Transmit shift register
SCFTDR: Transmit FIFO data register
SCSMR:
Serial mode register
SCSCR:
Serial control register
Bus interface
Internal
data bus
SC1SSR: Serial status 1 register
SC2SSR: Serial status 2 register
SCBRR:
Bit rate register
SCFCR:
FIFO control register
SCFDR:
FIFO data count register
SCFER:
FIFO error register
SCIMR:
IrDA mode register
Figure 14.1 Block Diagram of SCIF
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...