Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 356 of 906
REJ09B0292-0200
7.11.2
When Using I
φφφφ
: E
φφφφ
Clock Ratio of 1: 1, 8-Bit Bus Width, and External Wait Input
When using an I
φ
: E
φ
clock ratio of 1: 1 and an 8-bit bus width, at least 1.5 address hold cycles
should be set.
Set a value other than the initial value in bits AnSHW1, AnSHW0, A4HW1, and A4HW0 for the
relevant space.
7.11.3
When connecting external device to synchronous DRAM
When connecting an external device to the synchronous DRAM, not only CSnN and DACKn but
also other instructions for the synchronous DRAM such as CSnN, RASN, CASN and RDWRN
must be recognized for the estimation of an access sequence.
In some cases, it is difficult to specify read and write cycles only with CSnN and DACKn.
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...