Section 1 Overview
Rev. 2.00 Mar 09, 2006 page 5 of 906
REJ09B0292-0200
Item
Specifications
User break
controller (UBC),
4 channels
(A, B, C, D)
•
Interrupt generation based on independent or sequential conditions for
channels A, B, C, D
Three sequential setting patterns: A
→
B
→
C
→
D, B
→
C
→
D,
C
→
D
•
Settable break conditions: Address, data (channels C and D only), bus
master (CPU/DMAC), bus cycle (instruction fetch/data access), read/write,
operand cycle (byte/word/longword)
•
User break interrupt generated on occurrence of break condition
•
Processing can be stopped before or after instruction execution in
instruction fetch cycle
•
Break with specification of number of executions (channels C and D only)
Settable number of executions: max. 2
12
– 1 (4095)
•
PC
trace
function
Branch source/branch destination can be traced in branch instruction fetch
(max. 8 addresses (4 pairs))
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...