Section 6 User Break Controller (UBC)
Rev. 2.00 Mar 09, 2006 page 230 of 906
REJ09B0292-0200
Bit 18—PC Break Select B (PCBB): Selects whether a channel B instruction fetch cycle break is
effected before or after execution of the instruction.
Bit 18: PCBB
Description
0
Channel B instruction fetch cycle break is effected before instruction execution
(Initial value)
1
Channel B instruction fetch cycle break is effected after instruction execution
Bits 17 and 16—Reserved: These bits are always read as 0. The write value should always be 0.
Bit 15—CPU Condition Match Flag C (CMFCC): This flag is set to 1 when a CPU bus cycle
condition, among the break conditions set for channel C, is satisfied. This flag is not cleared to 0
(if the flag setting is to be checked again after it has once been set, the flag must be cleared by a
write).
Bit 15: CMFCC
Description
0
User break interrupt has not been generated by a channel C CPU cycle
condition
(Initial value)
1
User break interrupt has been generated by a channel C CPU cycle condition
Bit 14—DMAC Condition Match Flag C (CMFPC): This flag is set to 1 when an on-chip DMAC
bus cycle condition, among the break conditions set for channel C, is satisfied. This flag is not
cleared to 0 (if the flag setting is to be checked again after it has once been set, the flag must be
cleared by a write).
Bit 14: CMFPC
Description
0
User break interrupt has not been generated by a channel C on-chip DMAC
cycle condition
(Initial value)
1
User break interrupt has been generated by a channel C on-chip DMAC cycle
condition
Bit 13—Execution-Times Break Enable C (ETBEC): Enables a channel C execution-times break
condition. When this bit is 1, a user break interrupt is generated when the number of break
conditions that have occurred equals the number of executions specified by the break execution
times register (BETRC).
Bit 13: ETBEC
Description
0
Channel C execution-times break condition is disabled
(Initial value)
1
Channel C execution-times break condition is enabled
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...