Section 6 User Break Controller (UBC)
Rev. 2.00 Mar 09, 2006 page 209 of 906
REJ09B0292-0200
BAMRBL Bits 15 to 0—Break Address Mask B15 to B0 (BAMB15 to BAMB0): These bits
specify whether or not corresponding channel B break address bits 15 to 0 (BAB15 to BAB0) set
in BARBL are to be masked.
Bit 31 to 0:
BAMBn
Description
0
Channel B break address bit BABn is included in break condition (Initial value)
1
Channel B break address bit BABn is masked, and not included in condition
Note: n = 31 to 0
6.2.6
Break Bus Cycle Register B (BBRB)
Bit:
15
14
13
12
11
10
9
8
—
—
—
—
—
—
—
—
Initial value:
0
0
0
0
0
0
0
0
R/W:
R
R
R
R
R
R
R
R
Bit:
7
6
5
4
3
2
1
0
CPB1
CPB0
IDB1
IDB0
RWB1
RWB0
SZB1
SZB0
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Break bus cycle register B (BBRB) is a 16-bit readable/writable register that sets four channel B
break conditions: (1) CPU cycle/on-chip DMAC (DMAC, E-DMAC) cycle, (2) instruction
fetch/data access, (3) read/write, and (4) operand size. BBRB is initialized to H'0000 by a power-
on reset; after a manual reset, its value is undefined.
Bits 15 to 8—Reserved: These bits are always read as 0. The write value should always be 0.
Bits 7 and 6—CPU/DMAC, E-DMAC Cycle Select B (CPB1, CPB0): These bits specify whether
a CPU cycle, or a DMAC or E-DMAC cycle, is to be selected as the bus cycle used as a channel B
break condition.
Bit 7:
CPB1
Bit 6:
CPB0
Description
0
0
Channel B user break interrupt is not generated
(Initial value)
1
CPU cycle is selected as user break condition
1
0
DMAC or E-DMAC cycle is selected as user break condition
1
CPU, DMAC, or E-DMAC cycle is selected as user break condition
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...