Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 323 of 906
REJ09B0292-0200
7.5.11
64 Mbit Synchronous DRAM (2 Mword
××××
32-bit) Connection
64 Mbit Synchronous DRAM (
××××
32-bit) Connection Example:
Figure 7.37 shows an example
connection between the SH7616 and 64 Mbit synchronous DRAM (
×
32-bit).
A22
A13
A12
A2
CKIO
CKE
CSn
RAS
CAS
/OE
RD/
WR
D31
D0
DQMUU/
WE3
DQMUL/
WE2
DQMLU/
WE1
DQMLL/
WE0
Chip
2 Mword
×
32-bit SDRAM
A12
A11
A10
A0
CLK
CKE
CS
RAS
CAS
WE
I/O31
I/O0
DQMUU
DQMUL
DQMLU
DQMLL
Figure 7.37 64 Mbit Synchronous DRAM (2 Mword
××××
32-bit) Connection Example
Bus Status Controller (BSC) Register Settings:
Set the individual bits in the memory control
register (MCR) as follows.
MCR (bit 6) SZ = 1
MCR (bit 7) AMX2 = 0
MCR (bit 5) AMX1 = 0
MCR (bit 4) AMX0 = 0
Synchronous DRAM Mode Settings:
To make mode settings for the synchronous DRAM, write
to address X+H'FFFF0000 or X+H'FFFF8000 from the CPU. (X represents the setting value.)
Whether to use X+H'FFFF0000 or X+H'FFFF8000 determines on the synchronous DRAM used.
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...