Section 5 Interrupt Controller (INTC)
Rev. 2.00 Mar 09, 2006 page 146 of 906
REJ09B0292-0200
Name
Abbr.
R/W
Initial
Value
Address
Access
Size
Vector number setting register H
VCRH
R/W
H'0000
H'FFFFFE48
8, 16
Vector number setting register I
VCRI
R/W
H'0000
H'FFFFFE4A 8, 16
Vector number setting register J
VCRJ
R/W
H'0000
H'FFFFFE4C 8, 16
Vector number setting register K
VCRK
R/W
H'0000
H'FFFFFE4E 8, 16
Vector number setting register L
VCRL
R/W
H'0000
H'FFFFFE 50 8, 16
Vector number setting register M
VCRM
R/W
H'0000
H'FFFFFE52
8, 16
Vector number setting register N
VCRN
R/W
H'0000
H'FFFFFE54
8, 16
Vector number setting register O
VCRO
R/W
H'0000
H'FFFFFE56
8, 16
Vector number setting register P
VCRP
R/W
H'0000
H'FFFFFEC2 8, 16
Vector number setting register Q
VCRQ
R/W
H'0000
H'FFFFFEC4 8, 16
Vector number setting register R
VCRR
R/W
H'0000
H'FFFFFEC6 8, 16
Vector number setting register S
VCRS
R/W
H'0000
H'FFFFFEC8 8, 16
Vector number setting register T
VCRT
R/W
H'0000
H'FFFFFECA 8, 16
Vector number setting register U
VCRU
R/W
H'0000
H'FFFFFECC 8, 16
Vector number setting register WDT
VCRWDT R/W
H'0000
H'FFFFFEE4 8, 16
Vector number setting register DMA0
*
4
VCRDMA0 R/W
Undefined H'FFFFFFA0 32
Vector number setting register DMA1
*
4
VCRDMA1 R/W
Undefined H'FFFFFFA8 32
Interrupt control register
ICR
R/W
H'8000/
H'0000
*
1
H'FFFFFEE0 8, 16
IRQ control/status register
IRQCSR
R/W
*
2
H'FFFFFEE8 8, 16
Notes: 1. The value when the NMI pin is high is H'8000; when the NMI pin is low, it is H'0000.
2. When pins
IRL3
–
IRL0
are high, bits 7–4 in IRQCSR are set to 1. When pins
IRL3
–
IRL0
are low, bits 7–4 in IRQCSR are cleared to 0. The initial value of bits other than 7–4 is
0.
3. In the SH7616, VCRB is a reserved register and must not be accessed.
4. See section 11, Direct Memory Access Controlle for more information on VCRDMA0,
and VCRDMA1.
5.2
Interrupt Sources
There are five types of interrupt sources: NMI, user breaks, H-UDI, IRL/IRQ and on-chip
peripheral modules. Each interrupt has a priority expressed as a priority level (0 to 16, with 0 the
lowest and 16 the highest). Giving an interrupt a priority level of 0 masks it.
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...