Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 515 of 906
REJ09B0292-0200
Bit
Bit name
Setting
Bit
Bit name
Setting
31
—
0
15
DM1
0
30
—
0
14
DM0
1
29
—
0
13
SM1
0
28
—
0
12
SM0
1
27
—
0
11
TS1
1
26
—
0
10
TS0
1
25
—
0
9
AR
*
24
—
0
8
AM
*
23
—
0
7
AL
*
22
—
0
6
DS
*
21
—
0
5
DL
*
20
—
0
4
TB
*
19
—
0
3
TA
*
18
—
0
2
IE
*
17
—
0
1
TE
*
16
—
0
0
DE
1
16-byte unit (four long words transferred)
Source address is incremented
Destination address is incremented
*
Don't care
DMA transfer
allowed
Figure 11.42 Register Settings When Using
BH
BH
BH
BH
Summary of
BH
BH
BH
BH
Timing:
Figure 11.43 is a summary of the
BH
output timing.
CPU
DMAC
read 0
DMAC
read 1
DMAC
read 2
DMAC
read 3
DMAC
write 0
DMAC
write 1
DMAC
write 2
DMAC
write 3
CPU
External
bus cycle
BH
Figure 11.43 Summary of
BH
BH
BH
BH
Output Timing
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...