Section 6 User Break Controller (UBC)
Rev. 2.00 Mar 09, 2006 page 213 of 906
REJ09B0292-0200
Break address mask register C (BAMRC) consists of two 16-bit readable/writable registers: break
address mask register CH (BAMRCH) and break address mask register CL (BAMRCL).
BAMRCH specifies which bits of the break address set in BARCH are to be masked, and
BAMRCL specifies which bits of the break address set in BARCL are to be masked. Operation
also depends on bits XYEC and XYSC in BBRC as shown below.
BAMRC Configuration
Upper 16 Bits
(BAMC31 to BAMC16)
Lower 16 Bits
(BAMC15 to BAMC0)
XYEC = 0
Address
Upper 16 bits maskable
Lower 16 bits maskable
XYEC = 1
X address
(when XYSC = 0)
Maskable
—
Y address
(when XYSC = 1
—
Maskable
Bit 31 to 0:
BAMCn
Description
0
Channel C break address bit BACn is included in break condition (Initial value)
1
Channel C break address bit BACn is masked, and not included in condition
Note: n = 31 to 0
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...