Section 7 Bus State Controller (BSC)
Rev. 2.00 Mar 09, 2006 page 284 of 906
REJ09B0292-0200
T1
T2
CKIO
A24–A0
CSn
RD/
WR
RD
D15–D0
WEn
D15–D0
BS
DACKn
*
Read
Write
T1
T2
Note:
*
DACKn waveform when active-low is specified.
Figure 7.12 Timing of Longword Access in Ordinary Space Using 16-Bit Bus Width
(Clock Ratio I
φφφφ
: E
φφφφ
= 1 : 1)
Figure 7.13 shows an example of 32-bit data width SRAM connection, figure 7.14 an example of
16-bit data width SRAM connection, and figure 7.15 an example of 8-bit data width SRAM
connection.
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...