Section 15 Serial I/O with FIFO (SIOF)
Rev. 2.00 Mar 09, 2006 page 644 of 906
REJ09B0292-0200
Bit 5—Synchronization Signal Enable (SE): Specifies whether the synchronization signals are to
be used for all serial data transfers, or only for the first transfer.
When this bit is cleared to 0, the synchronization signals (SRS and STS) are necessary only for the
first data transfer, and are not required for subsequent transfers. When this bit is set to 1, the
synchronization signals are necessary for all data transfers.
Bit 5: SE
Description
0
Continuous mode: SRS and STS are used only for the first data transfer
(Initial value)
1
Interval mode: SRS and STS are used for all data transfers
Note: If TRMD in SIFCR is set to 1, this bit must be cleared to 1.
When TM is cleared to 0 and SE is cleared to 0, after data is input SRS/STS once nothing
further should be input to SRS/STS between the start and completion of
transmission/receiving (transmit FIFO empty/receive FIFO full).
Bit 4—Transmit/Receive Data Length Select (DL): Specifies the serial I/O module’s transfer data
length. The initial value of this bit is 0, indicating an 8-bit data length. When an 8-bit data length is
specified, the lower 8 bits in the receive shift register, receive data register, transmit shift register,
transmit data register, receive control data register, and transmit control data register are used.
Bit 4: DL
Description
0
8-bit transfer data length
(Initial value)
1
16-bit transfer data length
Bit 3—Transmit Interrupt Enable (TIE): Enables the transmit-data-empty interrupt. The initial
value of this bit is 0.
Bit 3: TIE
Description
0
Transmit interrupt disabled
(Initial value)
1
Transmit interrupt enabled
Bit 2—Receive Interrupt Enable (RIE): Enables the receive-data-full interrupt. The initial value of
this bit is 0.
Bit 2: RIE
Description
0
Receive interrupt disabled
(Initial value)
1
Receive interrupt enabled
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...