Section 18 User Debug Interface (H-UDI)
Rev. 2.00 Mar 09, 2006 page 752 of 906
REJ09B0292-0200
18.1.2
H-UDI Block Diagram
Figure 18.1 shows a block diagram of the H-UDI.
TCK
TMS
TRST
TDI
TAP
controller
Internal
bus controller
H-UDI
interrupt signal
SDSR
SDIDR
SDDRH
SDDRL
Shift register
SDBPR
Mux
TDO
Peripheral bus
SDIR:
Instruction register
TCK:
Test clock
SDSR: Status register
TMS:
Test mode select
SDDRH: Data register H
TRST
: Test
reset
SDDRL: Data register L
TDI:
Test data input
SDBPR: Bypass register
TDO:
Test data output
SDBSR: Boundary scan register
SDIDR: ID code register
Decoder
16
SDIR
SDBSR
Figure 18.1 H-UDI Block Diagram
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...