Section 5 Interrupt Controller (INTC)
Rev. 2.00 Mar 09, 2006 page 191 of 906
REJ09B0292-0200
No
Yes
NMI?
No
Yes
User break?
No
Yes
No
H-UDI
interrupt?
Yes
Level 15
interrupt?
No
Yes
I3 to I0
≤
level 14?
No
Yes
Level 14
interrupt?
No
Yes
Yes
I3 to I0
≤
level 13?
No
Yes
Level 1
interrupt?
No
Yes
I3 to I0 =
level 0?
No
Program execution
state
Save SR to stack
Save PC to stack
Read vector number
*
Branch to exception
service routine
Interrupt
generated?
Copy accepted
interrupt level to I3–I0
Read exception
vector table
I3–I0: Status register interrupt mask bits.
Note:
*
The vector number is only read from an external source when an external vector number is
specified for the IRL/IRQ interrupt vector number.
Figure 5.8 Interrupt Sequence Flowchart
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...