Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 485 of 906
REJ09B0292-0200
0
None
None
1. Requests occur
in channels
0 and 1
6. Request occurs
in channel 0
2. Channel 1
transfer starts
3. Channel 1
transfer ends
5. Channel 0
transfer ends
7. Channel 0
transfer starts
4. Channel 0
transfer starts
8. Channel 0
transfer ends
Priority
changes
1
>
0
0
>
1
1
>
0
1
>
0
Transfer requests
Waiting channel
DMAC operation
Channel priority order
Priority
changes
Priority
does not change
Waiting for
transfer request
Figure 11.5 Channel Priority in Round-Robin Mode
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...