Section 2 CPU
Rev. 2.00 Mar 09, 2006 page 63 of 906
REJ09B0292-0200
Table 2.14 Instruction Formats for CPU Instructions
Instruction Formats
Source Operand
Destination
Operand
Example
0 format
xxxx
xxxx
xxxx
xxxx
15
0
—
—
NOP
n format
xxxx
xxxx
xxxx
nnnn
15
0
—
nnnn
: Direct
register
MOVT Rn
Control register or
system register
nnnn
: Direct
register
STS MACH,Rn
Control register or
system register
nnnn
: Indirect pre-
decrement register
STC.L SR,@-Rn
m format
xxxx
mmmm
xxxx
xxxx
15
0
mmmm
: Direct
register
Control register or
system register
LDC Rm,SR
mmmm
: Indirect post-
increment register
Control register or
system register
LDC.L @Rm+,SR
mmmm
: Indirect
register
—
JMP @Rm
mmmm
: PC relative
using Rm
—
BRAF Rm
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...