Section 21 Power-Down Modes
Rev. 2.00 Mar 09, 2006 page 804 of 906
REJ09B0292-0200
Bit 3—Module Stop 9 (MSTP9): Specifies halting the clock supply to SIO channel 1. When the
MSTP9 bit is set to 1, the supply of the clock to SIO channel 1 is halted. When the clock halts,
SIO channel 1 retains its pre-halt state, and the SIO channel 1 interrupt vector register in the INTC
retains its pre-halt value. Therefore, when MSTP9 is cleared to 0 and the clock supply to SIO
channel 1 is restarted, operation starts again.
Bit 3: MSTP9
Description
0
SIO channel 1 running
(Initial value)
1
Clock supply to SIO channel 1 halted
Bit 2—Module Stop 8 (MSTP8): Specifies halting the clock supply to SIOF. When the MSTP8 bit
is set to 1, the supply of the clock to SIOF is halted. When the clock halts, SIOF retains its pre-halt
state, and the SIOF interrupt vector register in the INTC retains its pre-halt value. Therefore, when
MSTP8 is cleared to 0 and the clock supply to SIOF is restarted, operation starts again.
Bit 2: MSTP8
Description
0
SIOF running
(Initial value)
1
Clock supply to SIOF halted
Bit 1—Module Stop 7 (MSTP7): Specifies halting the clock supply to SCIF2. When the MSTP7
bit is set to 1, the supply of the clock to SCIF2 is halted. When the clock halts, the SCIF2 registers
are initialized, but the SCIF2 interrupt vector register in the INTC retains its pre-halt value.
Therefore, when MSTP7 is cleared to 0 and SCIF2 begins running again, it starts operating from
its initial state.
Bit 1: MSTP7
Description
0
SCIF2 running
(Initial value)
1
Clock supply to SCIF2 halted
Bit 0—Module Stop 6 (MSTP6): Specifies halting the clock supply to SCIF1. When the MSTP6
bit is set to 1, the supply of the clock to SCIF1 is halted. When the clock halts, the SCIF1 registers
are initialized, but the SCIF1 interrupt vector register in the INTC retains its pre-halt value.
Therefore, when MSTP6 is cleared to 0 and SCIF1 begins running again, it starts operating from
its initial state.
Bit 0: MSTP6
Description
0
SCIF1 running
(Initial value)
1
Clock supply to SCIF1 halted
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...