Rev. 2.00 Mar 09, 2006 page xxiv of xxvi
Section 18 User Debug Interface (H-UDI)
.................................................................. 751
18.1 Overview........................................................................................................................... 751
18.1.1 Features................................................................................................................ 751
18.1.2 H-UDI Block Diagram......................................................................................... 752
18.1.3 Pin Configuration................................................................................................. 753
18.1.4 Register Configuration......................................................................................... 753
18.2 External Signals ................................................................................................................ 754
18.2.1 Test Clock (TCK) ................................................................................................ 754
18.2.2 Test Mode Select (TMS)...................................................................................... 754
18.2.3 Test Data Input (TDI) .......................................................................................... 754
18.2.4 Test Data Output (TDO) ...................................................................................... 755
18.2.5 Test Reset (
TRST
) ............................................................................................... 755
18.3 Register Descriptions ........................................................................................................ 755
18.3.1 Instruction Register (SDIR) ................................................................................. 755
18.3.2 Status Register (SDSR)........................................................................................ 757
18.3.3 Data Register (SDDR) ......................................................................................... 758
18.3.4 Bypass Register (SDBPR) ................................................................................... 758
18.3.5 Boundary scan register (SDBSR) ........................................................................ 758
18.3.6 ID code register (SDIDR) .................................................................................... 770
18.4 Operation .......................................................................................................................... 771
18.4.1 TAP Controller .................................................................................................... 771
18.4.2 H-UDI Interrupt and Serial Transfer.................................................................... 772
18.4.3 H-UDI Reset ........................................................................................................ 775
18.5 Boundary Scan .................................................................................................................. 775
18.5.1 Supported Instructions ......................................................................................... 775
18.5.2 Notes on Use........................................................................................................ 777
18.6 Usage Notes ...................................................................................................................... 777
Section 19 Pin Function Controller (PFC)
................................................................... 781
19.1 Overview........................................................................................................................... 781
19.2 Register Configuration...................................................................................................... 783
19.3 Register Descriptions ........................................................................................................ 783
19.3.1 Port A Control Register (PACR) ......................................................................... 783
19.3.2 Port A I/O Register (PAIOR)............................................................................... 786
19.3.3 Port B Control Registers (PBCR, PBCR2) .......................................................... 787
19.3.4 Port B I/O Register (PBIOR) ............................................................................... 793
Section 20 I/O Ports
............................................................................................................ 795
20.1 Overview........................................................................................................................... 795
20.2 Port A................................................................................................................................ 795
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...