Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 472 of 906
REJ09B0292-0200
Bit 0—DMA Enable Bit (DE): Enables or disables DMA transfers. In auto-request mode, the
transfer starts when this bit or the DME bit in DMAOR is set to 1. The NMIF and AE bits in
DMAOR and the TE bit must be all set to 0. In external request mode or on-chip peripheral
module request mode, the transfer begins when the DMA transfer request is received from the
relevant device or on-chip peripheral module, provided this bit and the DME bit are set to 1. As
with the auto-request mode, the TE bit and the NMIF and AE bits in DMAOR must all be set to 0.
The transfer can be stopped by clearing this bit to 0. The DE bit is initialized to 0 by a reset and in
standby mode. Its value is retained during a module standby.
Bit 0: DE
Description
0
DMA transfer disabled
(Initial value)
1
DMA transfer enabled
11.2.5
DMA Vector Number Registers 0 and 1 (VCRDMA0, VCRDMA1)
Bit:
31
30
29
…
11
10
9
8
—
—
—
…
—
—
—
—
Initial value:
0
0
0
…
0
0
0
0
R/W:
R
R
R
…
R
R
R
R
Bit:
7
6
5
4
3
2
1
0
VC7
VC6
VC5
VC4
VC3
VC2
VC1
VC0
Initial value:
—
—
—
—
—
—
—
—
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
DMA vector number registers 0 and 1 (VCRDMA0, VCRDMA1) are 32-bit read/write registers
that set the DMAC transfer-end interrupt vector number. Only the lower eight bits of the 32 are
valid. They are written as 32-bit values, including the upper 24 bits. Values are retained in a reset,
in standby mode, and when the module standby function is used.
Bits 31 to 8—Reserved: These bits are always read as 0. The write value should always be 0.
Bits 7 to 0—Vector Number Bits 7–0 (VC7–VC0): Set the interrupt vector numbers at the end of a
DMAC transfer. Interrupt vector numbers of 0–127 can be set. When a transfer-end interrupt
occurs, the vector number is fetched and control is transferred to the specified interrupt handling
routine. The VC7–VC0 bits retain their values in a reset and in standby mode. As the maximum
vector number is 127, 0 must always be written to VC7.
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...