Section 11 Direct Memory Access Controller (DMAC)
Rev. 2.00 Mar 09, 2006 page 463 of 906
REJ09B0292-0200
11.1.2
Block Diagram
Figure 11.1 shows the DMAC block diagram.
DREQn
On-chip peripheral
module request
DACKn
BH
DEIn
DMAC
On-chip
peripheral
module
On-chip
memory
Peripheral bus
External bus
External
ROM
External
RAM
External I/O
(memory
mapped)
External I/O
(with
acknowledge)
Bus controller
Iteration
control
Register
control
Start-up
control
Request
priority
control
Interrupt
control
Bus interface
DMAC module bus
SARn
DARn
TCRn
CHCRn
DMAOR
VCRDMAn
Internal bus
DMAOR:
SARn:
DARn:
TCRn:
CHCRn:
VCRDMAn:
DEIn:
On-chip peripheral module request:
BH
:
n:
DMA operation register
DMA source address register
DMA destination address register
DMA transfer count register
DMA channel control register
DMA vector number register
DMA transfer end interrupt request to CPU
Interrupt transfer request from on-chip SCIF, SIOF, SIO, TPU
Burst hint
0, 1
Figure 11.1 DMAC Block Diagram
Содержание SH7616
Страница 10: ...Rev 2 00 Mar 09 2006 page x of xxvi ...
Страница 132: ...Section 2 CPU Rev 2 00 Mar 09 2006 page 106 of 906 REJ09B0292 0200 ...
Страница 568: ...Section 12 16 Bit Free Running Timer FRT Rev 2 00 Mar 09 2006 page 542 of 906 REJ09B0292 0200 ...
Страница 582: ...Section 13 Watchdog Timer WDT Rev 2 00 Mar 09 2006 page 556 of 906 REJ09B0292 0200 ...
Страница 662: ...Section 14 Serial Communication Interface with FIFO SCIF Rev 2 00 Mar 09 2006 page 636 of 906 REJ09B0292 0200 ...
Страница 706: ...Section 16 Serial I O SIO Rev 2 00 Mar 09 2006 page 680 of 906 REJ09B0292 0200 ...
Страница 820: ...Section 19 Pin Function Controller PFC Rev 2 00 Mar 09 2006 page 794 of 906 REJ09B0292 0200 ...
Страница 932: ...Appendix D Package Dimensions Rev 2 00 Mar 09 2006 page 906 of 906 REJ09B0292 0200 ...
Страница 935: ...SH7616 Hardware Manual ...