
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
782 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
Table 384.Pin descriptions . . . . . . . . . . . . . . . . . . . . . . .447
Table 385.I2S register map . . . . . . . . . . . . . . . . . . . . . . .449
Table 386:Digital Audio Output register (I2SDAO - address
0x400A 8000) bit description . . . . . . . . . . . . .450
Table 387:Digital Audio Input register (I2SDAI - address
0x400A 8004) bit description . . . . . . . . . . . . .450
Table 388:Transmit FIFO register (I2STXFIFO - address
0x400A 8008) bit description . . . . . . . . . . . . .451
Table 389:Receive FIFO register (I2RXFIFO - address
0x400A 800C) bit description . . . . . . . . . . . . .451
Table 390:Status Feedback register (I2SSTATE - address
0x400A 8010) bit description . . . . . . . . . . . . .451
Table 391:DMA Configuration register 1 (I2SDMA1 - address
0x400A 8014) bit description . . . . . . . . . . . . .452
Table 392:DMA Configuration register 2 (I2SDMA2 - address
0x400A 8018) bit description . . . . . . . . . . . . .452
Table 393:Interrupt Request Control register (I2SIRQ -
address 0x400A 801C) bit description . . . . . .452
Table 394:Transmit Clock Rate register (I2TXRATE -
address 0x400A 8020) bit description . . . . . .453
Table 395:Receive Clock Rate register (I2SRXRATE -
address 0x400A 8024) bit description . . . . . .454
Table 396:Transmit Clock Rate register (I2TXBITRATE -
address 0x400A 8028) bit description . . . . . .454
Table 397:Receive Clock Rate register (I2SRXBITRATE -
address 0x400A 802C) bit description . . . . . .454
Table 398:Transmit Mode Control register (I2STXMODE -
0x400A 8030) bit description . . . . . . . . . . . . .455
Table 399:Receive Mode Control register (I2SRXMODE -
0x400A 8034) bit description . . . . . . . . . . . . .455
Table 400:I2S transmit modes. . . . . . . . . . . . . . . . . . . . .457
Table 401:I2S receive modes . . . . . . . . . . . . . . . . . . . . .459
Table 402.Conditions for FIFO level comparison . . . . . .461
Table 403.DMA and interrupt request generation . . . . . .461
Table 404.Status feedback in the I2SSTATE register . . .461
Table 405.Timer/Counter pin description. . . . . . . . . . . . .464
Table 406.TIMER/COUNTER0-3 register map . . . . . . . .465
Table 407.Interrupt Register (T[0/1/2/3]IR - addresses
0x4000 4000, 0x4000 8000, 0x4009 0000,
0x4009 4000) bit description . . . . . . . . . . . . .466
Table 408.Timer Control Register (TCR, TIMERn: TnTCR -
addresses 0x4000 4004, 0x4000 8004,
0x4009 0004, 0x4009 4004) bit description . .467
Table 409.Count Control Register (T[0/1/2/3]CTCR -
addresses 0x4000 4070, 0x4000 8070,
0x4009 0070, 0x4009 4070) bit description . .467
Table 410.Match Control Register (T[0/1/2/3]MCR -
addresses 0x4000 4014, 0x4000 8014,
0x4009 0014, 0x4009 4014) bit description . .469
Table 411. Capture Control Register (T[0/1/2/3]CCR -
addresses 0x4000 4028, 0x4000 8020,
0x4009 0028, 0x4009 4028) bit description . . 470
Table 412.External Match Register (T[0/1/2/3]EMR -
addresses 0x4000 403C, 0x4000 803C,
0x4009 003C, 0x4009 403C) bit description . 471
Table 413.External Match Control . . . . . . . . . . . . . . . . . 471
Table 414.Repetitive Interrupt Timer register map . . . . . 474
Table 415.RI Compare Value register (RICOMPVAL -
address 0x400B 0000) bit description . . . . . . 474
Table 416.RI Compare Value register (RICOMPVAL -
address 0x400B 0004) bit description . . . . . . 474
Table 417.RI Control register (RICTRL - address 0x400B
0008) bit description. . . . . . . . . . . . . . . . . . . . 475
Table 418.RI Counter register (RICOUNTER - address
0x400B 000C) bit description. . . . . . . . . . . . . 475
(STCTRL - 0xE000 E010) bit description. . . . 478
Table 421.System Timer Reload value register (STRELOAD
- 0xE000 E014) bit description. . . . . . . . . . . . 479
Table 422.System Timer Current value register (STCURR -
0xE000 E018) bit description . . . . . . . . . . . . . 479
Table 423.System Timer Calibration value register
(STCALIB - 0xE000 E01C) bit description . . . 480
Table 424.Set and reset inputs for PWM Flip-Flops . . . . 484
Table 425.Pin summary . . . . . . . . . . . . . . . . . . . . . . . . . 485
Table 426:Addresses for PWM1 . . . . . . . . . . . . . . . . . . . 486
Table 427.PWM1 register map . . . . . . . . . . . . . . . . . . . . 486
Table 428:PWM Interrupt Register (PWM1IR - address
0x4001 8000) bit description . . . . . . . . . . . . . 487
Table 429:PWM Timer Control Register (PWM1TCR address
0x4001 8004) bit description . . . . . . . . . . . . . 488
Table 430:PWM Count control Register (PWM1CTCR -
address 0x4001 8004) bit description . . . . . . 489
Table 431:Match Control Register (PWM1MCR - address
0x4000 4014) bit description . . . . . . . . . . . . . 489
Table 432:PWM Capture Control Register (PWM1CCR -
address 0x4001 8028) bit description . . . . . . 491
Table 433:PWM Control Register (PWM1PCR - address
0x4001 804C) bit description . . . . . . . . . . . . . 492
Table 434:PWM Latch Enable Register (PWM1LER -
address 0x4001 8050) bit description . . . . . . 493
Table 435.Pin summary . . . . . . . . . . . . . . . . . . . . . . . . . 494
Table 436.Pulse Width Modulator (PWM) register map . 497
Table 437.MCPWM Control read address (MCCON -
0x400B 8000) bit description . . . . . . . . . . . . . 498
Table 438.MCPWM Control set address (MCCON_SET -
0x400B 8004) bit description . . . . . . . . . . . . . 500
Table 439.MCPWM Control clear address (MCCON_CLR -
0x400B 8008) bit description . . . . . . . . . . . . . 500