
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
458 of 808
NXP Semiconductors
UM10360
Chapter 20: LPC17xx I2S interface
Fig 99. Typical transmitter master mode, with or without MCLK output
I2STXMODE[3]
I2S_PCLK
÷N
(1 to 64)
8-bit
Fractional
Rate Divider
÷2
X
Y
I2STX_MCLK
I
2
S
peripheral
block
(transmit)
I2STXBITRATE[5:0]
I2STX_WS
I2STX_SDA
I2STX_CLK
TX_REF
TX bit clock
I2STX_RATE[7:0]
I2STX_RATE[15:8]
(Pin OE)
TX_WS ref
Fig 100. Transmitter master mode sharing the receiver reference clock
÷N
(1 to 64)
I2STXBITRATE[5:0]
I2STX_WS
I2STX_SDA
I2STX_CLK
RX_REF
TX bit clock
TX_WS ref
I
2
S
peripheral
block
(transmit)
Fig 101. 4-wire transmitter master mode sharing the receiver bit clock and WS
I2STX_WS
I2STX_SDA
I2STX_CLK
RX bit clock
RX_WS ref
I
2
S
peripheral
block
(transmit)
Fig 102. Typical transmitter slave mode
÷N
(1 to 64)
I
2
S
peripheral
block
(transmit)
I2STXBITRATE[5:0]
I2STX_WS
I2STX_SDA
I2STX_CLK
TX_REF
TX bit clock
Fig 103. Transmitter slave mode sharing the receiver reference clock
÷N
(1 to 64)
I
2
S
peripheral
block
(transmit)
I2STXBITRATE[5:0]
I2STX_WS
I2STX_SDA
RX_REF
TX bit clock