
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
49 of 808
NXP Semiconductors
UM10360
Chapter 4: LPC17xx Clocking and power control
Table 40.
Peripheral Clock Selection register 0 (PCLKSEL0 - address 0x400F C1A8) bit
description
Bit
Symbol
Description
Reset
value
1:0
PCLK_WDT
Peripheral clock selection for WDT.
00
3:2
PCLK_TIMER0
Peripheral clock selection for TIMER0.
00
5:4
PCLK_TIMER1
Peripheral clock selection for TIMER1.
00
7:6
PCLK_UART0
Peripheral clock selection for UART0.
00
9:8
PCLK_UART1
Peripheral clock selection for UART1.
00
11:10
-
Reserved.
NA
13:12
PCLK_PWM1
Peripheral clock selection for PWM1.
00
15:14
PCLK_I2C0
Peripheral clock selection for I
2
C0.
00
17:16
PCLK_SPI
Peripheral clock selection for SPI.
00
19:18
-
Reserved.
NA
21:20
PCLK_SSP1
Peripheral clock selection for SSP1.
00
23:22
PCLK_DAC
Peripheral clock selection for DAC.
00
25:24
PCLK_ADC
Peripheral clock selection for ADC.
00
27:26
PCLK_CAN1
Peripheral clock selection for CAN1.
00
29:28
PCLK_CAN2
Peripheral clock selection for CAN2.
00
31:30
PCLK_ACF
Peripheral clock selection for CAN acceptance filtering.
00
Table 41.
Peripheral Clock Selection register 1 (PCLKSEL1 - address 0x400F C1AC) bit
description
Bit
Symbol
Description
Reset
value
1:0
PCLK_QEI
Peripheral clock selection for the Quadrature Encoder
Interface.
00
3:2
PCLK_GPIOINT
Peripheral clock selection for GPIO interrupts.
00
5:4
PCLK_PCB
Peripheral clock selection for the Pin Connect block.
00
7:6
PCLK_I2C1
Peripheral clock selection for I
2
C1.
00
9:8
-
Reserved.
NA
11:10
PCLK_SSP0
Peripheral clock selection for SSP0.
00
13:12
PCLK_TIMER2
Peripheral clock selection for TIMER2.
00
15:14
PCLK_TIMER3
Peripheral clock selection for TIMER3.
00
17:16
PCLK_UART2
Peripheral clock selection for UART2.
00
19:18
PCLK_UART3
Peripheral clock selection for UART3.
00
21:20
PCLK_I2C2
Peripheral clock selection for I
2
C2.
00
23:22
PCLK_I2S
Peripheral clock selection for I
2
S.
00
25:24
-
Reserved.
NA
27:26
PCLK_RIT
Peripheral clock selection for Repetitive Interrupt Timer.
00
29:28
PCLK_SYSCON
Peripheral clock selection for the System Control block.
00
31:30
PCLK_MC
Peripheral clock selection for the Motor Control PWM.
00