
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
140 of 808
NXP Semiconductors
UM10360
Chapter 10: LPC17xx Ethernet
14.3 Interrupt Clear Register (IntClear - 0x5000 0FE8)
The Interrupt Clear register (IntClear) is a Write Only register with an address of
0x5000 0FE8. The interrupt clear register bit definition is shown in
Table 149. Interrupt Enable register (intEnable - address 0x5000 0FE4) bit description
Bit
Symbol
Function
Reset
value
0
RxOverrunIntEn
Enable for interrupt trigger on receive buffer overrun or
descriptor underrun situations.
0
1
RxErrorIntEn
Enable for interrupt trigger on receive errors.
0
2
RxFinishedIntEn
Enable for interrupt triggered when all receive descriptors have
been processed i.e. on the transition to the situation where
ProduceIndex == ConsumeIndex.
0
3
RxDoneIntEn
Enable for interrupt triggered when a receive descriptor has
been processed while the Interrupt bit in the Control field of the
descriptor was set.
0
4
TxUnderrunIntEn
Enable for interrupt trigger on transmit buffer or descriptor
underrun situations.
0
5
TxErrorIntEn
Enable for interrupt trigger on transmit errors.
0
6
TxFinishedIntEn
Enable for interrupt triggered when all transmit descriptors
have been processed i.e. on the transition to the situation
where ProduceIndex == ConsumeIndex.
0
7
TxDoneIntEn
Enable for interrupt triggered when a descriptor has been
transmitted while the Interrupt bit in the Control field of the
descriptor was set.
0
11:8
-
Unused
0x0
12
SoftIntEn
Enable for interrupt triggered by the SoftInt bit in the IntStatus
register, caused by software writing a 1 to the SoftIntSet bit in
the IntSet register.
0
13
WakeupIntEn
Enable for interrupt triggered by a Wake-up event detected by
the receive filter.
0
31:14
-
Unused
0x0
Table 150. Interrupt Clear register (IntClear - address 0x5000 0FE8) bit description
Bit
Symbol
Function
Reset
value
0
RxOverrunIntClr
Writing a ’1’ to one of these bits clears (0 to 7) the
corresponding status bit in interrupt status register
IntStatus.
0
1
RxErrorIntClr
0
2
RxFinishedIntClr
0
3
RxDoneIntClr
0
4
TxUnderrunIntClr
0
5
TxErrorIntClr
0
6
TxFinishedIntClr
0
7
TxDoneIntClr
0
11:8
-
Unused
0x0