
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
526 of 808
NXP Semiconductors
UM10360
Chapter 26: LPC17xx Quadrature Encoder Interface (QEI)
6.4.2 QEI Interrupt Set register (QEISET - 0x400B CFEC)
Writing a one to a bit in this register sets the corresponding bit in the QEI Interrupt Status
register (QEISTAT).
Table 482: QEI Interrupt Status register (QEIINTSTAT - address 0x400B CFE0) bit description
Bit
Symbol
Description
Reset
value
0
INX_Int
Indicates that an index pulse was detected.
0
1
TIM_Int
Indicates that a velocity timer overflow occurred
0
2
VELC_Int
Indicates that captured velocity is less than compare velocity.
0
3
DIR_Int
Indicates that a change of direction was detected.
0
4
ERR_Int
Indicates that an encoder phase error was detected.
0
5
ENCLK_Int
Indicates that and encoder clock pulse was detected.
6
POS0_Int
Indicates that the position 0 compare value is equal to the
current position.
0
7
POS1_Int
Indicates that the position 1compare value is equal to the
current position.
0
8
POS2_Int
Indicates that the position 2 compare value is equal to the
current position.
0
9
REV_Int
Indicates that the index compare value is equal to the current
index count.
0
10
POS0REV_Int
Combined position 0 and revolution count interrupt. Set when
both the POS0_Int bit is set and the REV_Int is set.
0
11
POS1REV_Int
Combined position 1 and revolution count interrupt. Set when
both the POS1_Int bit is set and the REV_Int is set.
0
12
POS2REV_Int
Combined position 2 and revolution count interrupt. Set when
both the POS2_Int bit is set and the REV_Int is set.
0
13:31
-
reserved
0