
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
141 of 808
NXP Semiconductors
UM10360
Chapter 10: LPC17xx Ethernet
The interrupt clear register is write-only. Writing a 1 to a bit of the IntClear register clears
the corresponding bit in the status register. Writing a 0 will not affect the interrupt status.
14.4 Interrupt Set Register (IntSet - 0x5000 0FEC)
The Interrupt Set register (IntSet) is a Write Only register with an address of
0x5000 0FEC. The interrupt set register bit definition is shown in
The interrupt set register is write-only. Writing a 1 to a bit of the IntSet register sets the
corresponding bit in the status register. Writing a 0 will not affect the interrupt status.
14.5 Power-Down Register (PowerDown - 0x5000 0FF4)
The Power-Down register (PowerDown) is used to block all AHB accesses except
accesses to the Power-Down register. The register has an address of 0x5000 0FF4. The
bit definition of the register is listed in
Setting the bit will return an error on all read and write accesses on the MACAHB interface
except for accesses to the Power-Down register.
12
SoftIntClr
Writing a ’1’ to one of these bits (12 and/or 13) clears the
corresponding status bit in interrupt status register
IntStatus.
0
13
WakeupIntClr
0
31:14
-
Unused
0x0
Table 150. Interrupt Clear register (IntClear - address 0x5000 0FE8) bit description
Bit
Symbol
Function
Reset
value
Table 151. Interrupt Set register (IntSet - address 0x5000 0FEC) bit description
Bit
Symbol
Function
Reset
value
0
RxOverrunIntSet
Writing a ’1’ to one of these bits (0 to 7) sets the
corresponding status bit in interrupt status register
IntStatus.
0
1
RxErrorIntSet
0
2
RxFinishedIntSet
0
3
RxDoneIntSet
0
4
TxUnderrunIntSet
0
5
TxErrorIntSet
0
6
TxFinishedIntSet
0
7
TxDoneIntSet
0
11:8
-
Unused
0x0
12
SoftIntSet
Writing a ’1’ to one of these bits (12 and/or 13) sets the
corresponding status bit in interrupt status register
IntStatus.
0
13
WakeupIntSet
0
31:14
-
Unused
0x0
Table 152. Power-Down register (PowerDown - address 0x5000 0FF4) bit description
Bit
Symbol
Function
Reset
value
30:0
-
Unused
0x0
31
PowerDownMACAHB
If true, all AHB accesses will return a read/write error,
except accesses to the Power-Down register.
0