
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
119 of 808
NXP Semiconductors
UM10360
Chapter 10: LPC17xx Ethernet
-
0x5000 004C to
0x5000 00FC
-
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit
is not defined.
Control registers
Command
0x5000 0100
R/W Command register.
Status
0x5000 0104
RO
Status register.
RxDescriptor
0x5000 0108
R/W Receive descriptor base address register.
RxStatus
0x5000 010C
R/W Receive status base address register.
RxDescriptorNumber
0x5000 0110
R/W Receive number of descriptors register.
RxProduceIndex
0x5000 0114
RO
Receive produce index register.
RxConsumeIndex
0x5000 0118
R/W Receive consume index register.
TxDescriptor
0x5000 011C
R/W Transmit descriptor base address register.
TxStatus
0x5000 0120
R/W Transmit status base address register.
TxDescriptorNumber
0x5000 0124
R/W Transmit number of descriptors register.
TxProduceIndex
0x5000 0128
R/W Transmit produce index register.
TxConsumeIndex
0x5000 012C
RO
Transmit consume index register.
-
0x5000 0130 to
0x5000 0154
-
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit
is not defined.
TSV0
0x5000 0158
RO
Transmit status vector 0 register.
TSV1
0x5000 015C
RO
Transmit status vector 1 register.
RSV
0x5000 0160
RO
Receive status vector register.
-
0x5000 0164 to
0x5000 016C
-
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit
is not defined.
FlowControlCounter
0x5000 0170
R/W Flow control counter register.
FlowControlStatus
0x5000 0174
RO
Flow control status register.
-
0x5000 0178 to
0x5000 01FC
-
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit
is not defined.
Rx filter registers
RxFliterCtrl
0x5000 0200
Receive filter control register.
RxFilterWoLStatus
0x5000 0204
Receive filter WoL status register.
RxFilterWoLClear
0x5000 0208
Receive filter WoL clear register.
-
0x5000 020C
-
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit
is not defined.
HashFilterL
0x5000 0210
Hash filter table LSBs register.
HashFilterH
0x5000 0214
Hash filter table MSBs register.
-
0x5000 0218 to
0x5000 0FDC
-
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit
is not defined.
Module control registers
IntStatus
0x5000 0FE0
RO
Interrupt status register.
Table 106. Register definitions
Symbol
Address
R/W Description