
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
568 of 808
NXP Semiconductors
UM10360
Chapter 31: LPC17xx General Purpose DMA (GPDMA) controller
DMACRawIntErrStat
DMA Raw Error Interrupt Status Register
0
RO
0x5000 4018
DMACEnbldChns
DMA Enabled Channel Register
0
RO
0x5000 401C
DMACSoftBReq
DMA Software Burst Request Register
0
R/W
0x5000 4020
DMACSoftSReq
DMA Software Single Request Register
0
R/W
0x5000 4024
DMACSoftLBReq
DMA Software Last Burst Request Register
0
R/W
0x5000 4028
DMACSoftLSReq
DMA Software Last Single Request Register
0
R/W
0x5000 402C
DMACConfig
DMA Configuration Register
0
R/W
0x5000 4030
DMACSync
DMA Synchronization Register
0
R/W
0x5000 4034
DMAREQSEL
Selects between UART and timer DMA requests
on channels 8 through 15
0
R/W
0x4000 C1C4
Channel 0 registers
DMACC0SrcAddr
DMA Channel 0 Source Address Register
0
R/W
0x5000 4100
DMACC0DestAddr
DMA Channel 0 Destination Address Register
0
R/W
0x5000 4104
DMACC0LLI
DMA Channel 0 Linked List Item Register
0
R/W
0x5000 4108
DMACC0Control
DMA Channel 0 Control Register
0
R/W
0x5000 410C
DMACC0Config
DMA Channel 0 Configuration Register
R/W
0x5000 4110
Channel 1 registers
DMACC1SrcAddr
DMA Channel 1 Source Address Register
0
R/W
0x5000 4120
DMACC1DestAddr
DMA Channel 1 Destination Address Register
0
R/W
0x5000 4124
DMACC1LLI
DMA Channel 1 Linked List Item Register
0
R/W
0x5000 4128
DMACC1Control
DMA Channel 1 Control Register
0
R/W
0x5000 412C
DMACC1Config
DMA Channel 1 Configuration Register
R/W
0x5000 4130
Channel 2 registers
DMACC2SrcAddr
DMA Channel 2 Source Address Register
0
R/W
0x5000 4140
DMACC2DestAddr
DMA Channel 2 Destination Address Register
0
R/W
0x5000 4144
DMACC2LLI
DMA Channel 2 Linked List Item Register
0
R/W
0x5000 4148
DMACC2Control
DMA Channel 2 Control Register
0
R/W
0x5000 414C
DMACC2Config
DMA Channel 2 Configuration Register
R/W
0x5000 4150
Channel 3 registers
DMACC3SrcAddr
DMA Channel 3 Source Address Register
0
R/W
0x5000 4160
DMACC3DestAddr
DMA Channel 3 Destination Address Register
0
R/W
0x5000 4164
DMACC3LLI
DMA Channel 3 Linked List Item Register
0
R/W
0x5000 4168
DMACC3Control
DMA Channel 3 Control Register
0
R/W
0x5000 416C
DMACC3Config
DMA Channel 3 Configuration Register
R/W
0x5000 4170
Channel 4 registers
DMACC4SrcAddr
DMA Channel 4 Source Address Register
0
R/W
0x5000 4180
DMACC4DestAddr
DMA Channel 4 Destination Address Register
0
R/W
0x5000 4184
DMACC4LLI
DMA Channel 4 Linked List Item Register
0
R/W
0x5000 4188
DMACC4Control
DMA Channel 4 Control Register
0
R/W
0x5000 418C
DMACC4Config
DMA Channel 4 Configuration Register
R/W
0x5000 4190
Channel 5 registers
Table 526. GPDMA register map
…continued
Name
Description
Reset state
Access Address