
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
452 of 808
NXP Semiconductors
UM10360
Chapter 20: LPC17xx I2S interface
5.7 DMA Configuration Register 2 (I2SDMA2 - 0x400A 8018)
The I2SDMA2 register controls the operation of DMA request 2. The function of bits in
I2SDMA2 are shown in
.
5.8 Interrupt Request Control register (I2SIRQ - 0x400A 801C)
The I2SIRQ register controls the operation of the I
2
S interrupt request. The function of bits
in I2SIRQ are shown in
.
Table 391: DMA Configuration register 1 (I2SDMA1 - address 0x400A 8014) bit description
Bit
Symbol
Description
Reset
Value
0
rx_dma1_enable
When 1, enables DMA1 for I
2
S receive.
0
1
tx_dma1_enable
When 1, enables DMA1 for I
2
S transmit.
0
7:2
-
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
0
12:8
rx_depth_dma1
Set the FIFO level that triggers a receive DMA request on
DMA1.
0
15:13
-
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
NA
20:16
tx_depth_dma1
Set the FIFO level that triggers a transmit DMA request on
DMA1.
0
31:21
-
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
NA
Table 392: DMA Configuration register 2 (I2SDMA2 - address 0x400A 8018) bit description
Bit
Symbol
Description
Reset
Value
0
rx_dma2_enable
When 1, enables DMA1 for I
2
S receive.
0
1
tx_dma2_enable
When 1, enables DMA1 for I
2
S transmit.
0
7:2
Unused
Unused.
0
12:8
rx_depth_dma2
Set the FIFO level that triggers a receive DMA request on
DMA2.
0
15:13
-
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
NA
20:16
tx_depth_dma2
Set the FIFO level that triggers a transmit DMA request on
DMA2.
0
31:21
-
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
NA
Table 393: Interrupt Request Control register (I2SIRQ - address 0x400A 801C) bit description
Bit
Symbol
Description
Reset
Value
0
rx_Irq_enable
When 1, enables
I
2
S
receive interrupt.
0
1
tx_Irq_enable
When 1, enables
I
2
S
transmit interrupt.
0
7:2
Unused
Unused.
0
12:8
rx_depth_Irq
Set the FIFO level on which to create an irq request.
0