
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
780 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
Table 299.CAN Global Status Register (CAN1GSR - address
Table 300.CAN Interrupt and Capture Register (CAN1ICR -
address 0x4004 400C, CAN2ICR - address
0x4004 800C) bit description . . . . . . . . . . . . .331
Table 301.CAN Interrupt Enable Register (CAN1IER -
address 0x4004 4010, CAN2IER - address
0x4004 8010) bit description . . . . . . . . . . . . .335
Table 302.CAN Bus Timing Register (CAN1BTR - address
Table 303.CAN Error Warning Limit register (CAN1EWL -
address 0x4004 4018, CAN2EWL - address
0x4004 8018) bit description . . . . . . . . . . . . .337
Table 304.CAN Status Register (CAN1SR - address
Table 305.CAN Receive Frame Status register (CAN1RFS -
address 0x4004 4020, CAN2RFS - address
0x4004 8020) bit description . . . . . . . . . . . . .339
Table 306.CAN Receive Identifier register (CAN1RID -
address 0x4004 4024, CAN2RID - address
0x4004 8024) bit description . . . . . . . . . . . . .340
address 0x4004 4028, CAN2RDA - address
0x4004 8028) bit description . . . . . . . . . . . . .340
Table 309.CAN Receive Data register B (CAN1RDB -
address 0x4004 402C, CAN2RDB - address
0x4004 802C) bit description . . . . . . . . . . . . .341
Table 310.CAN Transmit Frame Information register
Table 311. CAN Transfer Identifier register (CAN1TID[1/2/3] -
address 0x4004 40[34/44/54], CAN2TID[1/2/3] -
address 0x4004 80[34/44/54]) bit description.343
address 0x4004 40[38/48/58], CAN2TDA[1/2/3] -
address 0x4004 80[38/48/58]) bit description.343
Table 314.CAN Transmit Data register B (CAN1TDB[1/2/3] -
address 0x4004 40[3C/4C/5C], CAN2TDB[1/2/3] -
address 0x4004 80[3C/4C/5C]) bit description . . .
344
Table 315.CAN Sleep Clear register (CANSLEEPCLR -
address 0x400F C110) bit description . . . . . .344
Table 316.CAN Wake-up Flags register (CANWAKEFLAGS
- address 0x400F C114) bit description . . . . .345
Table 317.Central Transit Status Register (CANTxSR -
address 0x4004 0000) bit description . . . . . . 347
Table 318.Central Receive Status Register (CANRxSR -
address 0x4004 0004) bit description . . . . . . 347
Table 319.Central Miscellaneous Status Register (CANMSR
- address 0x4004 0008) bit description . . . . . 348
Table 320.Acceptance filter modes and access control . 348
Table 321.Section configuration register settings . . . . . . 349
Table 322.Acceptance Filter Mode Register (AFMR -
address 0x4003 C000) bit description . . . . . . 352
Table 323.Standard Frame Individual Start Address register
(SFF_sa - address 0x4003 C004) bit description
353
Table 324.Standard Frame Group Start Address register
Table 325.Extended Frame Start Address register (EFF_sa -
address 0x4003 C00C) bit description. . . . . . 354
Table 326.Extended Frame Group Start Address register
Table 327.End of AF Tables register (ENDofTable - address
0x4003 C014) bit description . . . . . . . . . . . . . 355
Table 328.LUT Error Address register (LUTerrAd - address
0x4003 C018) bit description . . . . . . . . . . . . . 355
Table 329.LUT Error register (LUTerr - address
0x4003 C01C) bit description. . . . . . . . . . . . . 356
Table 330.Global FullCAN Enable register (FCANIE -
address 0x4003 C020) bit description . . . . . . 356
Table 331.FullCAN Interrupt and Capture register 0
(FCANIC0 - address 0x4003 C024) bit description
356
Table 332.FullCAN Interrupt and Capture register 1
(FCANIC1 - address 0x4003 C028) bit description
356
Table 333.Format of automatically stored Rx messages 360
Table 334.FullCAN semaphore operation. . . . . . . . . . . . 360
Table 335.Example of Acceptance Filter Tables and ID index
Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 370
Table 336.Used ID-Look-up Table sections . . . . . . . . . . 372
Table 337.Used ID-Look-up Table sections . . . . . . . . . . 373
Table 338.SPI pin description . . . . . . . . . . . . . . . . . . . . . 378
Table 339.SPI Data To Clock Phase Relationship . . . . . 379
Table 340.SPI register map . . . . . . . . . . . . . . . . . . . . . . 382
Table 341:SPI Control Register (S0SPCR - address
0x4002 0000) bit description . . . . . . . . . . . . . 383
Table 342:SPI Status Register (S0SPSR - address
0x4002 0004) bit description . . . . . . . . . . . . . 384
Table 343:SPI Data Register (S0SPDR - address
0x4002 0008) bit description . . . . . . . . . . . . . 384