
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
574 of 808
NXP Semiconductors
UM10360
Chapter 31: LPC17xx General Purpose DMA (GPDMA) controller
5.14 DMA Synchronization register (DMACSync - 0x5000 4034)
The DMACSync Register is read/write and enables or disables synchronization logic for
the DMA request signals. The DMA request signals consist of the DMACBREQ[15:0],
DMACSREQ[15:0], DMACLBREQ[15:0], and DMACLSREQ[15:0]. A bit set to 0 enables
the synchronization logic for a particular group of DMA requests. A bit set to 1 disables the
synchronization logic for a particular group of DMA requests. This register is reset to 0,
synchronization logic enabled.
shows the bit assignments of the
DMACSync Register.
5.15 DMA Request Select register (DMAReqSel - 0x4000 C1C4)
DMAReqSel is a read/write register that allows selecting between UART or Timer DMA
requests for DMA inputs 8 through 15.
shows the bit assignments of the
DMAReqSel Register.
Table 539. DMA Configuration register (DMACConfig - 0x5000 4030)
Bit
Name
Function
0
E
DMA Controller enable:
0 = disabled (default). Disabling the DMA Controller reduces power consumption.
1 = enabled.
1
M
AHB Master endianness configuration:
0 = little-endian mode (default).
1 = big-endian mode.
31:2
-
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
Table 540. DMA Synchronization register (DMACSync - 0x5000 4034)
Bit
Name
Function
15:0
DMACSync
Controls the synchronization logic for DMA request signals. Each bit represents one
set of DMA request lines as described in the preceding text:
0 - synchronization logic for the corresponding DMA request signals are disabled.
1 - synchronization logic for the corresponding request line signals are enabled.
31:16
-
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
Table 541. DMA Request Select register (DMAReqSel - 0x4000 C1C4)
Bit
Name
Function
0
DMASEL08
Selects the DMA request for GPDMA input 8:
0 - UART0 TX is selected.
1 - Timer 0 match 0 is selected.
1
DMASEL09
Selects the DMA request for GPDMA input 9:
0 - UART0 RX is selected.
1 - Timer 0 match 1 is selected.
2
DMASEL10
Selects the DMA request for GPDMA input 10:
0 - UART1 TX is selected.
1 - Timer 1match 0 is selected.