
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
356 of 808
NXP Semiconductors
UM10360
Chapter 16: LPC17xx CAN1/2
14.10 LUT Error register (LUTerr - 0x4003 C01C)
14.11 Global FullCANInterrupt Enable register (FCANIE - 0x4003 C020)
A write access to the Global FullCAN Interrupt Enable register is only possible when the
Acceptance Filter is in the off mode.
14.12 FullCAN Interrupt and Capture registers (FCANIC0 - 0x4003 C024 and
FCANIC1 - 0x4003 C028)
For detailed description on these two registers, see
Section 16–16.2 “FullCAN interrupts”
Table 329. LUT Error register (LUTerr - address 0x4003 C01C) bit description
Bit
Symbol Description
Reset
Value
0
LUTerr
This read-only bit is set to 1 if the Acceptance Filter encounters an error
in the content of the tables in AF RAM. It is cleared when software reads
the LUTerrAd register. This condition is ORed with the “other CAN”
interrupts from the CAN controllers, to produce the request that is
connected to the NVIC.
0
31:1
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
NA
Table 330. Global FullCAN Enable register (FCANIE - address 0x4003 C020) bit description
Bit
Symbol Description
Reset
Value
0
FCANIE Global FullCAN Interrupt Enable. When 1, this interrupt is enabled.
0
31:1
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
NA
Table 331. FullCAN Interrupt and Capture register 0 (FCANIC0 - address 0x4003 C024) bit
description
Bit
Symbol
Description
Reset
Value
0
IntPnd0
FullCan Interrupt Pending bit 0.
0
...
IntPndx (0<x<31)
FullCan Interrupt Pending bit x.
0
31
IntPnd31
FullCan Interrupt Pending bit 31.
0
Table 332. FullCAN Interrupt and Capture register 1 (FCANIC1 - address 0x4003 C028) bit
description
Bit
Symbol
Description
Reset
Value
0
IntPnd32
FullCan Interrupt Pending bit 32.
0
...
IntPndx (32<x<63)
FullCan Interrupt Pending bit x.
0
31
IntPnd63
FullCan Interrupt Pending bit 63.
0