
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
450 of 808
NXP Semiconductors
UM10360
Chapter 20: LPC17xx I2S interface
5.2 Digital Audio Input register (I2SDAI - 0x400A 8004)
The I2SDAI register controls the operation of the I
2
S receive channel. The function of bits
in DAI are shown in
Table 386: Digital Audio Output register (I2SDAO - address 0x400A 8000) bit description
Bit
Symbol
Value Description
Reset
Value
1:0
wordwidth
Selects the number of bytes in data as follows:
01
00
8-bit data
01
16-bit data
10
Reserved, do not use this setting
11
32-bit data
2
mono
When one, data is of monaural format. When zero, the
data is in stereo format.
0
3
stop
Disables accesses on FIFOs, places the transmit
channel in mute mode.
0
4
reset
Asynchronously reset the transmit channel and FIFO.
0
5
ws_sel
When 0 master mode, when 1 slave mode. See
for a summary of useful combinations for
this bit with I2STXMODE.
1
14:6
ws_halfperiod
Word select half period minus one, i.e. WS 64clk period
-> ws_halfperiod = 31.
0x1F
15
mute
When true, the transmit channel sends only zeroes.
1
31:16 -
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
NA
Table 387: Digital Audio Input register (I2SDAI - address 0x400A 8004) bit description
Bit
Symbol
Value Description
Reset
Value
1:0
wordwidth
Selects the number of bytes in data as follows:
01
00
8-bit data
01
16-bit data
10
Reserved, do not use this setting
11
32-bit data
2
mono
When one, data is of monaural format. When zero, the
data is in stereo format.
0
3
stop
Disables accesses on FIFOs, places the transmit
channel in mute mode.
0
4
reset
Asynchronously reset the transmit channel and FIFO.
0
5
ws_sel
When 0 master mode, when 1 slave mode. See
for a summary of useful combinations for
this bit with I2SRXMODE.
1
14:6
ws_halfperiod
Word select half period minus one, i.e. WS 64clk period
-> ws_halfperiod = 31.
0x1F
31:15
-
Reserved, user software should not write ones to
reserved bits. The value read from a reserved bit is not
defined.
NA