
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
505 of 808
NXP Semiconductors
UM10360
Chapter 25: LPC17xx Motor Control PWM
7.4.2 MCPWM Count Control set address (MCCNTCON_SET - 0x400B 8060)
Writing one(s) to this write-only address sets the corresponding bit(s) in MCCNTCON.
7.4.3 MCPWM Count Control clear address (MCCNTCON_CLR - 0x400B 8064)
Writing one(s) to this write-only address clears the corresponding bit(s) in MCCNTCON.
11
TC1MCI2_FE
1
If MODE1 is 1, counter 1 advances on a falling edge
on MCI2.
0
0
A falling edge on MCI2 does not affect counter 1.
12
TC2MCI0_RE
1
If MODE2 is 1, counter 2 advances on a rising edge
on MCI0.
0
0
A rising edge on MCI0 does not affect counter 2.
13
TC2MCI0_FE
1
If MODE2 is 1, counter 2 advances on a falling edge
on MCI0.
0
0
A falling edge on MCI0 does not affect counter 2.
14
TC2MCI1_RE
1
If MODE2 is 1, counter 2 advances on a rising edge
on MCI1.
0
0
A rising edge on MCI1 does not affect counter 2.
15
TC2MCI1_FE
1
If MODE2 is 1, counter 2 advances on a falling edge
on MCI1.
0
0
A falling edge on MCI1 does not affect counter 2.
16
TC2MCI2_RE
1
If MODE2 is 1, counter 2 advances on a rising edge
on MCI2.
0
0
A rising edge on MCI2 does not affect counter 2.
17
TC2MCI2_FE
1
If MODE2 is 1, counter 2 advances on a falling edge
on MCI2.
0
0
A falling edge on MCI2 does not affect counter 2.
28:18 -
-
Reserved.
-
29
CNTR0
1
Channel 0 is in counter mode.
0
0
Channel 0 is in timer mode.
30
CNTR1
1
Channel 1 is in counter mode.
0
0
Channel 1 is in timer mode.
31
CNTR2
1
Channel 2 is in counter mode.
0
0
Channel 2 is in timer mode.
Table 451. MCPWM Count Control read address (MCCNTCON - 0x400B 805C) bit description
Bit
Symbol
Value Description
Reset
Value
Table 452. MCPWM Count Control set address (MCCNTCON_SET - 0x400B 8060) bit
description
Bit
Description
31:0
Writing one(s) to this write-only address sets the corresponding bit(s) in the
MCCNTCON register. See
for the bit allocation.