
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
79 of 808
NXP Semiconductors
UM10360
Chapter 8: LPC17xx Pin connect block
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
Pin control module register reset values
On external reset, watchdog reset, power-on-reset (POR), and BOD reset, all registers in
this module are reset to '0'.
5.1 Pin Function Select register 0 (PINSEL0 - 0x4002 C000)
The PINSEL0 register controls the functions of the lower half of Port 0. The direction
control bit in FIO0DIR register is effective only when the GPIO function is selected for a
pin. For other functions, the direction is controlled automatically.
[1]
Not available on 80-pin package.
5.2 Pin Function Select Register 1 (PINSEL1 - 0x4002 C004)
The PINSEL1 register controls the functions of the upper half of Port 0. The direction
control bit in the FIO0DIR register is effective only when the GPIO function is selected for
a pin. For other functions the direction is controlled automatically.
PINMODE_OD3
Open drain mode control register 3
R/W
0
0x4002 C074
PINMODE_OD4
Open drain mode control register 4
R/W
0
0x4002 C078
I2CPADCFG
I
2
C Pin Configuration register
R/W
0
0x4002 C07C
Table 56.
Pin Connect Block Register Map
Name
Description
Access
Reset
Value
[1]
Address
Table 57.
Pin function select register 0 (PINSEL0 - address 0x4002 C000) bit description
PINSEL0 Pin
name
Function when
00
Function when 01
Function
when 10
Function
when 11
Reset
value
1:0
P0.0
GPIO Port 0.0
RD1
TXD3
SDA1
00
3:2
P0.1
GPIO Port 0.1
TD1
RXD3
SCL1
00
5:4
P0.2
GPIO Port 0.2
TXD0
AD0.7
Reserved
00
7:6
P0.3
GPIO Port 0.3
RXD0
AD0.6
Reserved
00
9:8
P0.4
GPIO Port 0.4
I2SRX_CLK
RD2
CAP2.0
00
11:10
P0.5
GPIO Port 0.5
I2SRX_WS
TD2
CAP2.1
00
13:12
P0.6
GPIO Port 0.6
I2SRX_SDA
SSEL1
MAT2.0
00
15:14
P0.7
GPIO Port 0.7
I2STX_CLK
SCK1
MAT2.1
00
17:16
P0.8
GPIO Port 0.8
I2STX_WS
MISO1
MAT2.2
00
19:18
P0.9
GPIO Port 0.9
I2STX_SDA
MOSI1
MAT2.3
00
21:20
P0.10
GPIO Port 0.10
TXD2
SDA2
MAT3.0
00
23:22
P0.11
GPIO Port 0.11
RXD2
SCL2
MAT3.1
00
29:24
-
Reserved
Reserved
Reserved
Reserved
0
31:30
P0.15
GPIO Port 0.15
TXD1
SCK0
SCK
00